Floating-point Conditional signaling Compare (scalar). This instruction compares the two SIMD&FP source register values and writes the result to the PSTATE.{N, Z, C, V} flags. If the condition does not pass then the PSTATE.{N, Z, C, V} flags are set to the flag bit specifier.
This instruction raises an Invalid Operation floating-point exception if either or both of the operands is any type of NaN.
A floating-point exception can be generated by this instruction. Depending on the settings in FPCR, the exception results in either a flag being set in FPSR, or a synchronous exception being generated. For more information, see Floating-point exception traps.
Depending on the settings in the CPACR_EL1, CPTR_EL2, and CPTR_EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | ftype | 1 | Rm | cond | 0 | 1 | Rn | 1 | nzcv | |||||||||||||||
op |
integer n = UInt(Rn); integer m = UInt(Rm); integer datasize; case ftype of when '00' datasize = 32; when '01' datasize = 64; when '10' UNDEFINED; when '11' if HaveFP16Ext() then datasize = 16; else UNDEFINED; boolean signal_all_nans = (op == '1'); bits(4) condition = cond; bits(4) flags = nzcv;
<Dn> |
Is the 64-bit name of the first SIMD&FP source register, encoded in the "Rn" field. |
<Dm> |
Is the 64-bit name of the second SIMD&FP source register, encoded in the "Rm" field. |
<Hn> |
Is the 16-bit name of the first SIMD&FP source register, encoded in the "Rn" field. |
<Hm> |
Is the 16-bit name of the second SIMD&FP source register, encoded in the "Rm" field. |
<Sn> |
Is the 32-bit name of the first SIMD&FP source register, encoded in the "Rn" field. |
<Sm> |
Is the 32-bit name of the second SIMD&FP source register, encoded in the "Rm" field. |
<nzcv> |
Is the flag bit specifier, an immediate in the range 0 to 15, giving the alternative state for the 4-bit NZCV condition flags, encoded in the "nzcv" field. |
<cond> |
Is one of the standard conditions, encoded in the "cond" field in the standard way. |
CheckFPAdvSIMDEnabled64(); bits(datasize) operand1 = V[n]; bits(datasize) operand2; operand2 = V[m]; if ConditionHolds(condition) then flags = FPCompare(operand1, operand2, signal_all_nans, FPCR[]); PSTATE.<N,Z,C,V> = flags;
The IEEE 754 standard specifies that the result of a comparison is precisely one of <, ==, > or unordered. If either or both of the operands is a NaN, they are unordered, and all three of (Operand1 < Operand2), (Operand1 == Operand2) and (Operand1 > Operand2) are false. An unordered comparison sets the PSTATE condition flags to N=0, Z=0, C=1, and V=1.
Internal version only: isa v32.15, AdvSIMD v29.05, pseudocode v2021-03, sve v2021-03_rc2 ; Build timestamp: 2021-03-30T21:36
Copyright © 2010-2021 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.